Lecture 07: 8255 PPI Chip

#### **Reference Book:**

# The 80x86 IBM PC and Compatible Computers

Chapter 11.4 8255 PPI Chip

PPI: Programmable Parallel Interface (so it is an I/O module)



## Recall in Lecture 02: I/O Module Diagram

#### **Systems Bus Interface**

#### **External Device Interface**



#### Package & Internal Structure



#### **Internal Structure and Pins**

- Three data ports: A, B, and C
  - Port A ( $PA_0 \sim PA_7$ ): can be programmed **all** as input/output
  - Port B ( $PB_0 \sim PB_7$ ): can be programmed **all** as input/output
  - Port C ( $PC_0 \sim PC_7$ ): can be split into two separate parts *PCU* and *PCL*; any bit can be programmed **individually**
- Control register (CR)
  - Internal register: used to setup the chip
- Group A, Group B and control logic
  - Group A (PA & PCU)
  - Group B (PB & PCL)

#### **Internal Structure and Pins**

- Data bus buffer
  - An interface between CPU and 8255
  - Bidirectional, tri-state, 8-bit
- Read/Write control logic
  - Internal and external control signals
  - RESET: high-active, clear the control register, all ports are set as input port
  - I ~CS, ~RD, ~WR
  - A<sub>1</sub>, A<sub>0</sub>: port selection signals

| ~CS A <sub>1</sub> A <sub>0</sub> |   |   | ~RD · | ~WR | Function                                |  |  |  |  |
|-----------------------------------|---|---|-------|-----|-----------------------------------------|--|--|--|--|
| 0                                 | 0 | 0 | 0     | 1   | PA->Data bus                            |  |  |  |  |
| 0                                 | 0 | 1 | 0     | 1   | PB->Data bus                            |  |  |  |  |
| 0                                 | 1 | 0 | 0     | 1   | PC->Data bus                            |  |  |  |  |
| 0                                 | 0 | 0 | 1     | 0   | Data bus->PA                            |  |  |  |  |
| 0                                 | 0 | 1 | 1     | 0   | Data bus->PB                            |  |  |  |  |
| 0                                 | 1 | 0 | 1     | 0   | Data bus->PC                            |  |  |  |  |
| 0                                 | 1 | 1 | 1     | 0   | Data bus->CR                            |  |  |  |  |
| 1                                 | × | × | 1     | 1   | D <sub>0</sub> ~D <sub>7</sub> in float |  |  |  |  |

#### **Operation Modes**

- Mode 0, simple I/O mode:
  - **PA, PB, PC**:  $PCU\{PC_4 \sim PC_7\}$ ,  $PCL\{PC_0 \sim PC_3\}$
  - No Handshaking: negotiation between two entities before communication
  - I Each port can be programmed as input/output port
- Mode 1:
  - **PA**, **PB** can be used as input/output ports with *handshaking*
  - PCU{PC<sub>3</sub>~PC<sub>7</sub>}, PCL{PC<sub>0</sub>~PC<sub>2</sub>} are used as handshake lines for PA and PB, respectively
- Mode 2:
  - Only **PA** can be used for *bidirectional handshake* data transfer
  - I PCU{PC₃∼PC<sub>7</sub>} are used as handshake lines for PA
- Bit set/reset (BSR) mode
  - Only PC can be used as output port
  - Each line of PC can be set/reset individually

#### Control Register & Op. Modes

- Control Register
  - A 8-bit internal register in 8255
  - Selected when  $A_1=1$ ,  $A_0=1$
  - Mode selection word
    - I Input/output modes



I BSR mode

#### Select Input/output Modes



#### Select Input/output Modes



#### Select Input/output Modes



## Select Input/output Mode Examples

■ 1. Write ASM instructions for setting the 8255 in simple I/O mode with PA and PB being output port and PC being input port.

```
MOV AL, 10001001B

MOV DX, ControlPort

OUT DX, AL
```

2. Assume that the address of the control register of the 8255 is 63H, give out the instructions that set up the 8255 in mode 0 where PA, PB and PCU are used as input ports and PCL is used as output port.

```
MOV AL, 10011010B
OUT 63H, AL
```

#### **Select BSR Mode**

BSR Mode



#### **Select BSR Mode Examples**

Assume PC is used as an output port which connects to 8 LED segments, now turn off the second LED segment with the rest unchanged (e.g., for LED segments in this case, 1-on, 0-off).

```
MOV AL, 10000000
OUT ContralPort, AL
...
IN AL, CPORT
AND AL, 11111101B
OUT CPORT, AL
```

Using BSR mode instead:

```
MOV AL, 00000010B
OUT ControlPORT, AL
```

#### **Select BSR Mode Examples**

Assume the address range for a 8255 is  $60H\sim63H$ ,  $PC_5$  is outputting a low level, write code to generate a positive pulse.

```
MOV AL, 00001011B ; set PC<sub>5</sub> high level
OUT 63H, AL
MOV AL, 00001010B ; set PC<sub>5</sub> low level
OUT 63H, AL
```

## Mode 0 (Simple I/O)

- For simple input/output scenario
  - No handshaking needed
  - Any port of PA, PB and PC (PCU, PCL) can be programmed as input or output port independently
  - $\blacksquare$  PCU=PC<sub>4</sub>~PC<sub>7</sub>, PCL=PC<sub>0</sub>~PC<sub>3</sub>
  - CPU directly read from or write to a port using IN and OUT instructions
  - Input data are **not** latched, Output data are latched
  - E.g., setting up the control register for Mode 0

| D <sub>7</sub> =1 | 0 | 0 | * | * | 0 | * | * |
|-------------------|---|---|---|---|---|---|---|
|-------------------|---|---|---|---|---|---|---|

#### **Mode 0 Example**

The 8255 shown in Figure 11-13 is configured as follows: port A as input, B as output, and all the bits of port C as output.

- (a) Find the port addresses assigned to A, B, C, and the control register.
- (b) Find the control byte (word) for this configuration.
- (c) Program the ports to input data from port A and send it to both ports B and C.

#### Solution:

(a) The port addresses are as follows:

| <u>CS</u>  | <u>A1</u> | <u>A0</u> | Address       | <u>Port</u>      | A2 —d                                   | IOW WR<br>IOR RD | B CL |
|------------|-----------|-----------|---------------|------------------|-----------------------------------------|------------------|------|
| 11 0001 00 | 0         | 0         | 31 <b>0</b> H | Port A           |                                         | A0 —— A0         |      |
| 11 0001 00 | 0         | 1         | 311H          | Port B           | A7 = 3 / 1                              | A1 —— A1         | CU   |
| 11 0001 00 | 1         | 0         | 312H          | Port C           | A9 ———————————————————————————————————— | o <del>cs</del>  |      |
| 11 0001 00 | 1         | 1         | 313H          | Control register |                                         | 900              | _]   |

(b) The control word is 90H, or 1001 0000.

Figure 11-13

(c) One version of the program is as follows:

control byte PA=in, PB=out, PC=out MOV AL,90H ; load control reg address MOV DX.313H send it to control register OUT DX,AL :load PA address DX,310H MOV get the data from PA IN AL,DX MOV DX.311H :load PB address DX,AL send it to PB OUT ;load PC address DX,312H MOV and to PC OUT DX,AL

### Mode 1 (Strobe I/O)

- For handshake input/output scenario
  - PA and PB can be used as input or output ports
  - PC<sub>3</sub>~PC<sub>5</sub> used as handshake lines for PA
  - PC<sub>0</sub>~PC<sub>2</sub> used as handshake lines for PB
  - Both input and output data are latched

#### **Mode 1: As Input Ports**

- PC₃~PC₅ and PC₀~PC₂ are used as handshake lines for PA and PB, respectively
  - ~STB: the strobe *input* signal from input device loads data into the port latch
  - **IBF:** Input Buffer Full *output* signal to the device indicates that the input latch contains information (can also be used for programmed I/O)
  - **INTR:** Interrupt request is an output to CPU that requests an interrupts (for interrupted I/O)
- PC<sub>6</sub> and PC<sub>7</sub> can be used as separate I/O lines for any purpose
- **INTE:** the interrupt enable signal is neither an input nor an output; it is an internal bit programmed via the PC<sub>4</sub> (port A) or PC<sub>2</sub> (port B); 1-allowed, 0-forbidden





#### **Mode 1: As Input Ports**

Control register



PC stores all status information



### **Timing in Mode 1 Input**

- Input device first puts data on  $PA_0 \sim PA_7$ , then activates  $\sim STB_A$ , data is latched in Port A;
- 8255 activates  $IBF_A$  which indicates the device that the input latch contains information but CPU has not taken it yet. So device cannot send new data until  $IBF_A$  is cleared;
- When  $IBF_A$ ,  $\sim STB_A$  and  $INTE_A$  are all high, 8255 activates  $INTR_A$  to inform CPU to take data in PA by interruption;
- CPU responds to the interruption and read in data from PA; the ~RD signal will clear INTR<sub>A</sub> signal;
- After CPU finishes reading data from PA (i.e.,  $\sim$ RD signal goes high), the IBF<sub>A</sub> signal is cleared.

## **Timing in Mode 1 Input**



#### **Mode 1: As Output Ports**

- PC<sub>3</sub>, PC<sub>6</sub>, PC<sub>7</sub> and PC<sub>0</sub>~PC<sub>2</sub> are used as handshake lines for PA and PB, respectively
  - ~OBF : Output buffer full is an *output* signal that indicates the data has been latched in the port
  - ~ACK : The acknowledge *input* signal indicates that the external device has taken the data
  - **INTR:** Interrupt request is an output to CPU that requests an interrupts
- PC₄ and PC₅ can be used as separate I/O lines for any purpose
- **INTE:** the interrupt enable signal is neither an input nor an output; it is an internal bit programmed via the PC<sub>6</sub> (port A) or PC<sub>2</sub> (port B); 1-allowed, 0-forbidden





#### **Mode 1: As Output Ports**

Control register



PC stores all status information



### **Timing in Mode 1 Output**

- If INTR<sub>A</sub> active, CPU responds to the interruption and writes data to PA and clears the INTR<sub>A</sub> signal;
- When data has been latched in PA, 8255 activates ~OBF<sub>A</sub> which informs the output device to pick up data;
- After the output device has taken the data, it sends  $\sim$ ACK<sub>A</sub> signal to 8255 which indicates that the device has received the data, and also makes  $\sim$ OBF<sub>A</sub> go high, indicating CPU can write new data to 8255;
- When  $\sim OBF_A$ ,  $\sim ACK_A$  and  $INTE_A$  are all high, 8255 sends an  $INTR_A$  to inform CPU to write new data to PA by interruption.

## **Timing in Mode 1 Output**



### Mode 2 (Bidirectional Bus)

- For bidirectional handshake input/output scenario
  - Only PA can be used as both input and output port
  - PCU=PC₃~PC<sub>7</sub>, used as handshake lines for PA
  - Both input and output data are latched

#### Mode 2: As Input & Output Port

- PC₃ ~ PC₂ are used as handshake lines for PA
- $\blacksquare$  ~OBF<sub>A</sub>, ~ACK, IBF<sub>A</sub>, ~STB<sub>A</sub>, INTR<sub>A</sub>
- PC₀ ~ PC₂ can be used as separate I/O lines for any purpose, or as handshake lines for PB
- When CPU responds to an interrupt of 8255 working in Mode 2, the interrupt handler has to check the ∼OBF<sub>A</sub> and IBF<sub>A</sub> in order to tell whether the input process or the output process is generating the interrupt.



#### Mode 2: As Input & Output Port

Control register



PC stores all status information



#### Polling vs. Interruptions

- In Mode 1 and 2, PC stores status of Group A and/or Group B
- By reading from PC using IN instruction, you can use polling method to check the state of I/O devices

#### **Programming with 8255**

As shown in the figure, PA and PB of the 8255 are working in mode 0. PA used as input port connects to 4 switches, and PB used as output port connects to a 7-segment LED. Write a program to display a hex digit that the switches can represent.





#### **Address Decoding**

What are the addresses of ports and the control register?

| A <sub>19</sub> | A <sub>18</sub> | A <sub>17</sub> | A <sub>16</sub> | A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | A <sub>7</sub> | $A_6$ | $A_5$ | A <sub>4</sub> | $A_3$ | $A_2$ | $A_1$ | $A_0$ |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|----------------|----------------|-------|-------|----------------|-------|-------|-------|-------|
| 0               | 0               | 0               | 0               | 1               | 0               | 0               | 0               | 0               | 0               | 0              | 0              | 0              | 0     | 1     | 0              | 0     | 0     | 0     | 0     |

PA: 8020H

■ PB:?

PC:?

**I** CR : ?

#### **A Solution Program**

A\_PORT EQU 8020H B\_PORT EQU 8022H C\_PORT EQU 8024H CTRL\_PORT EQU 8026H

DATA SEGMENT
TAB1 DB C0H, F9H, C4H, ..., 0DH
DATA ENDS

CODE SEGMENT
ASSUME CS:CODE, DS:DATA
START: MOV AX, DATA
MOV DS, AX

## **A Solution Program**

```
MOV AL, 90H; Set up the mode of 8255
     MOV DX, CTRL PORT
     OUT DX, AL
ADD1: MOV DX, A PORT
     IN AL, DX
                     ; read the status of switches
     AND AL, OFH
     MOV BX, OFFSET TAB1
     XLAT
     MOV DX, B_PORT; output to LED
     OUT DX, AL
     MOV CX, 0600H
                      ; delay for lighting the LED
ADD2: LOOP ADD2
     JMP ADD1
CODE ENDS
      END START
```

## **Experiment 2**

